# A New Integrated Metal-Semiconductor Simulation Methodology for On-Chip Electrostatic Discharge Protection Design Optimization

Haigang Feng, Ke Gong, and Albert Wang Department of Electrical & Computer Engineering Illinois Institute of Technology 3301 S. Dearborn St., Chicago, IL 60616, U.S.A Email: awang@ece.iit.edu

## **ABSTRACT**

True design optimization of enhip electrostatic discharge (ESD) protection structures is not yet possible using traditional simulation appoaches, which focus on semiconductors only. This paper reports a new mixed mode ESD simulation design methodology with integrated metalemiconductor simulation capability. The new approach can not only predict the design performance via coupled thermalelectro and devicocircuit simulation, but simulation results demonstrate that significant this new approach.

#### INTRODUCTION

Electrostatic Discharge Nowadays, on-chip protection design becomes a major challenge to IC designers as technology scaling moves into the very deep submicron (VDSM) regime. Since ESD structures normally consume large amount of chip area and inevitably produce parasitic capacitance, they may negatively influence performance of the circuits protected. Such ESD-induced parasitics become intolerant issues to high-speed and VDSM ICs and may affect such critical specifications as tming, stability, and bandwidth, etc. [1]. It is therefore desirable to optimize on-chip ESD protection design for both silicon structures and metal interconnects. The former can be addressed by traditional CAD work, while the latter is mainly guided by some empirical rules-of-thumb. For example, virtually all IC design rules suggest 20um of ESD metal line width or "better wide" [2]. The challenge is that there is no practical simulation approach that can simulate both semiconductors and metals altogether and simultaneously, leaving design of ESD metals largely

with the experiences. This shortcoming certainly prohibits IC designers from optimizing ESD design, minimizing its impacts on circuits, and taking full advantages of some new technologies, e.g., copper interconnects. This paper introduces a new simulation-design approach that intends to address such challenge.

#### SIMULATION PRINCIPLE

The new simulation approach was developed upon a also optimize the design by accurate sizing. The novel predictive ESD simulation-design methodology with combined TCAD-ECAD simulation capability size reduction can be realized in ESD design using as described in [3]. Briefly, a proper ESD circuit model is used to generate the ESD pulses to stress the ESD unit under test and the ESD structure is simulated as a numerical device in ESD simulation. Mixed-mode device-circuit simulation is then performed to evaluate the ESD structure.

> To conduct a complete metal-silicon simulation, metals are treated as semiconductor subjects by the numerical simulation tool, however, metal material parameters are used to substitute the silicon with the interconnects. In simulation, both metal and silicon are recognized as the simulation-able materials with different properties by the simulator. The mixedmode ESD simulation is then performed for the whole structure to investigate the ESD protection circuits. The issues critical to successful simulation parameter calibration and simulation convergence. The new simulation approach is illustrated in the following design example.

### SIMULATION EXAMPLE

With the goal of providing a practical ESD design methodology, commercial CAD tool from Avant! Corp was used and a commonly used grounded-gate NMOS (GGNMOS) ESD structure was selected as the test vehicle in this work. The design uses commercial 0.18µm six-metal aluminum and copper technologies from the UMC foundry service.

To better illustrate the new simulation approach, the overall work is discussed as a three-step simulation procedure for bare Si device, metal line, and complete ESD structure respectively. The schematics are illustrated in *Fig. 1* for human body model (HBM) ESD simulation.



Fig. 1 HBM ESD simulation schematics

# Part I: Bare Si Structure Simulation

Bare Si GGNMOS ESD protection devices, exclusive of metal interconnects, were simulated first to evaluate the Si structure itself. Two device sizes were chosen targeting 2KV and 4KV ESD protection, respectively. The simulated cross-section is shown in Fig. 2. The following critical dimensions were used according to the UMC ESD design rule: 0.33µm for channel length, 0.36µm for minimum Source Contact to Gate Spacing (SCGS), and 2.15µm for Drain Contact to Gate Spacing (DCGS).



Fig. 2 A Cross-section for a bare Si device.

Both static and transient simulation<sup>[2]</sup> with device circuit and electro-thermal coupling were the, conducted for the devices. The criteria for ESI damage used are material melting temperature (1966°K for silicon), which are then compared with the highest lattice temperature (T<sub>max</sub>) in the silion device extracted from simulation. ESD failure reported by the simulator when T<sub>max</sub> exceeds T<sub>metime</sub>. Fig. 3 shows how the ESD device was triggered of and driven into deep snapback during an ESD even Fig. 4 shows ESD pulsing current and extracted In in time domain. Fig. 5 shows the  $T_{max} \sim I$  curve. It simulation data are summarized in Table I, with following critical ESD parameters: triggering voltage  $(V_{t1})$  of 4.7V, triggering time  $(t_1)$  of 0.08ns, an maximum sustainable current of  $0.22A/\mu m$  for  $T_{max}$ : 1966°K. The simulation suggests that sizes of 56 µr and 111um are needed to survive 2kV and 4kl ESDV stressing, respectively.



Fig.3 I-V curve during a HBM 4KV ESD test.



Fig.4 Transient T <sub>max</sub> ~t & I~t curves under ESD.



Fig.5 T  $_{\rm max}$ 



Part II: Individual met performed to in behaves during sandwiched bet (ILD), to min simulated for the structure examples shown in Fig. 6 used in simulated

Table II Critical p

Material parame

Melting -Temp.

Density,

ρ (Kg/cm³, x 10

Specific heat,

Cp (J/Kg-°C)

Thermal resistiv

κ (W/°C-cm)

Resistivity, ρ (μΩ-



Fig.5 T<sub>max</sub> ~ I curve during a HBM 4KV ESD test.

Table I ESD simulation data for bare Si devices

| Table I LSD Sillidiano | ii data 101 00 | iic bi acvices |
|------------------------|----------------|----------------|
| ESDV                   | 2KV            | 4KV            |
| $V_{t1}(V)$            | 4.70           | 4.70           |
| t <sub>1</sub> (nS)    | 0.080          | 0.079          |
| Min. pass-width        | 56             | 111            |
| (μm)                   |                |                |
| Sustainable I-         | 0.022          | 0.023          |
| density (A/µm-W)       |                |                |

#### Part II: Individual ESD Metal Line Simulatio

Individual metal line ESD simulation was then performed to investigate how the metal line itself behaves during ESD events. Stand-alone metal lines sandwiched between different interlayer dielectrics (ILD), to mimic the real-world situation, were simulated for this purpose. A simulated metal line structure example (20µm long and 0.3µm thick) is shown in Fig. 6. The critical material parameters [4,5] used in simulation are listed in Table II.

Table II Critical parameters for ESD simulation

| Material parameters                    | Al    | Cu   | Si       |
|----------------------------------------|-------|------|----------|
| Melting -Temp. (°K)                    | 933   | 1357 | 1966     |
| Density,                               | 2.7   | 8.96 | 2.32     |
| $\rho (Kg/cm^3, x 10^{-3})$            |       |      | <b> </b> |
| Specific heat,                         | 899.6 | 385  | 850.9    |
| $C_p (J/Kg-^{\circ}C)$                 |       |      |          |
| Thermal resistivity                    | 2.212 | 4.01 | 33.3     |
| κ(W/°C-cm)                             |       |      |          |
| Resistivity, $\rho$ ( $\mu\Omega$ -cm) | 3     | 2.7  |          |



Fig.6 A single metal line sandwich structure used for ESD simulation of pure metal lines (upper). Simulation shows current flowing through the metal line in ESD test as expected (lower).

ESD simulation for both Cu and Al metal lines were performed under 2kV and 4kV ESD stressing by applying the ESD pulses across its two opposite electrodes. The maximum lattice temperature, T<sub>max</sub>, was then extracted and compared with the T<sub>melting</sub> to decide whether the metal lines pass or fail the ESD tests. Fig. 6 clearly shows the current flow in the metal line only, as expected. A pair of typical I~V and T<sub>max</sub>~I curves are shown in Fig. 7 for an Al simulation under 4KV. Both ohmic I~V behavior and self-heating were observed for the metal line, indicating self Joule heating indeed occurs within metals that cannot be observed in traditional simulation. The important observations from the simulation are the following. (1) The width of metal line needed is much narrower than the commonly used 20µm for 2kV, indicating over-conservative existing design rules. (2) For the same ESD protection level, copper interconnects are more ESD robust compared to Al, resulting in an increase in maximum sustainable current density (~30%) and reduction in width (~30%). Therefore, much narrower metals may be expected for ESD design in using Cu interconnects than using Al, hence leading to less ESD parasitics. The simulation results are summarized in Table III.



Fig.7a I-V characteristics of a single Al metalline under 4KV transient ESD test.



Fig.7b T  $_{\text{max}} \sim \text{I}$  curve during a HBM 4KV ESD test.

Table III Metal width needed & sustainable I-density

| Item             | ESD | Cu    | Al    |
|------------------|-----|-------|-------|
| Metal line width | 2kV | 5     | 7     |
| (µm)             | 4kV | 10    | 15    |
| Current density  | 2kV | 0.636 | 0.488 |
| $(A/\mu m^2)$    | 4kV | 0.636 | 0.418 |

## Part III. Simulation Si + metal line

Finally, complete ESD protection structures including both metal lines and Si structure underneath were simulated to study performance of a real-world ESD protection unit as a whole. A complete GGNMOS ESD structure is shown in Fig. 8. During ESD simulation,  $T_{max}$  data for both silicon and metals were extracted and compared with the corresponding  $T_{melting}$ . Whichever reaches the melting point first causes the device failure. An example simulated temperature contour is also shown in Fig. 8, which clearly demonstrate the self-heating occurs both in silicon near the drain channel and in metals. Therefore, this new ESD simulation approach provides the insights for IC designers to optimize ESD design in a whole scale, hence realizing an optimized design for both better ESD robustness and less parasitic effects.



Fig.8 Simulated T-contour image shows thermal defects in the metal layer as well as in the Si channel.

# **SUMMARY**

In conclusion, a new mixed-mode ESD simulation-design methodology with integrated metal-semiconductor simulation capability was developed. The simulation results demonstrate that significant size reduction can be realized in ESD design using this new approach. The new method can therefore be used in practical ESD design to ensure both better ESD robustness and less parasitic effects.

# **ACKNOWLEDGEMENT**

The authors wish to thank the SRC Copper Design Challenge 1999 for making this study happen and Avant! Corp. for the CAD tools.

- (1) A. Wan copper parasitic *Challeng*
- (2) UMC 0 ESD De
- (3) A. Wang Using S For ICs' 1998.
- (4) S. Vol character advanced *Proc. of* 1998.
- (5) P. Salom behavior using a *EOS/ESI*

Haigang Fer Electrical En Beijing, Chi candidate in Computer E Technology,

#### REFERENCES

- (1) A. Wang, et al, "ESD protection design using copper interconnects: more robustness and less parasitics" Phase I report, SRC Copper Design Challenge 1999, Dec. 1999.
- (2) UMC 0.18 µm 1P6M Copper CMOS Process ESD Design Rules.
- (3) A. Wang, et al, "A Novel Design Methodology Using Simulation For On-Chip ESD Protection For ICs", in *Proc. of 5th ICSICT*, pp. 509-512, 1998.
- (4) S. Voldman, et al., "High-current TLP characterization of Al and Cu interconnects for advanced CMOS semiconductor technologies", in *Proc. of Int'l Rel. Physi. Symp.*, pp.293-301, 1998.
- (5) P. Salome, *et al.*, "Investigations on the thermal behavior of interconnects under ESD transient using a simplified RC network", in *Proc. of EOS/ESD Symp.*, pp.187-198, 1998.

Halgang Feng (S'00) received his B. Eng. degree in Electrical Engineering from Tsinghua University, Beijing, China in 1998. H is currently a PhD andidate in the Department of Electrical and Computer Engineering, the Illinois Institute of Technology, in Chicago, U.S.A. His thesis work

covers mixed-signal IC design, advanced ESD protection design for IC's, and CAD.

**Ke Gong** received his B. Eng. degree in Electrical Engineering from Tsinghua University, Beijing, China in 1999. H is currently a graduate student in the Department of Electrical and Computer Engineering, the Illinois Institute of Technology, in Chicago, U.S.A. His thesis work covers mixed-signal IC design and advanced ESD protection design for IC's.

Albert Z. H. Wang(M'95) received the B. Eng. in Electrical Engineering from Tsinghua University, China, in 1985, the M. S. in EE from The Chinese Academy of Sciences, China, in 1988 and the Ph. D. in EE from The State University of New York at Buffalo in 1995. He was a Staff R&D Engineer at National Semiconductor Corporation, Santa Clara, CA from 1995 to 1998. He joined the Department of Electrical and Computer Engineering, Illinois Institute of Technology, in 1998 as an Assistant Professor and is currently heading the Integrated Electronics Laboratory. His research interests center on VLSI, system-on-a-chip designs, analog and mixed-signal IC's, RF CMOS IC's, wireless communication IC's, low-power & low-voltage designs, advanced on-chip ESD protection circuit simulation-design methodologies, IC CAD, and advanced semiconductor devices, etc.