RESEARCH INTERESTS
- 3D Heterogeneous Integration
Technologies for ICs
- Integrated
Design-for-Reliability (iDfR) for ICs and
Systems
- Analog/RF/Mixed-Signal ICs
and SoCs
- IC CAD & Modeling
- Emerging Nano Devices and
Circuits
- LED-Based Visible Light
Communication (VLC) and Positioning (VLP)
- Biomedical Electronics
RECENT RESEARCH PROJECTS
- Adaptive Hi-h
Enhancement PA Technique
- Graphene-based ESD protection
- Nano Crystal Quantum Dot
(NC-QD) ESD Protection
- Nano Crossbar ESD Protection,
a PhD thesis project,
- Stacked-Via Magnetic-Cored RF
Inductors, a PhD thesis project,
- Precision V-reference circuit
design,
- 1-UWB system simulation,
- 1-UWB SoC with integrated
ADC, a PhD thesis project,
- Single-Chip RF Transceiver Front-end
Design, a PhD thesis project.
- ESD-aware RFIC design
methodology, a PhD thesis project.
- 24Gz RFID SoC, a PhD thesis
project.
- UWB SoC design, a PhD thesis
project.
- Gsps
ADC for UWB communications, a PhD thesis project
- Resolution/speed/power-optimized
ADC, a PhD thesis project
- 10b 500Msps ADC, sponsored by
Skyworks.
- 14b 100Msps ADC, sponsored by
Skyworks.
- ESDExtractor:
New CAD algorithm for full-chip ESD design extraction, sponsored by NSF.
- ESDInspector:
A New Layout Level Full-Chip ESD protection Circuit Design Verification
Tool, sponsored by NSF.
- ESDZapper:
CAD Tool for Full-Chip ESD Protection Circuit Testing Simulation,
sponsored by NSF.
- ESDSimulator:
A New Schematic Level Full-Chip ESD Protection Circuit Design Verification
Algorithm and Tool, sponsored by NSF.
- Parallel Section-wise ESD
Device Modeling, sponsored by NSF.
- Novel 0-leakage ESD
Protection Structure for Nano Designs.
- A new 3D Mixed-Mode ESD Simulation-Design
Methodology, sponsored by NSF.
- ESDcat: A CAD
Package for Whole-Chip ESD Protection Design Synthesis and Verification,
sponsored by NSF.
- 15+KV
on-Chip ESD Protection Design for RS232 Chips, sponsored by National
Semi.
- A
Novel all-in-one Compact Electrostatic Discharge Protection Structure for
Mixed-Signal and RF ICs, sponsored by IIT-ESRIF.
- SCR
Copper Design Contest 1999-2000, sponsored by SRC, UMC & Novallus.
- High-Speed ADC Circuits for wireless
communications, sponsored by AKM.
- Novel
on-Chip Inductors with Cores for Single-Chip RF
- A
High-Performance LNA with on-Chip Transformer for RF
- A 2D
Mixed-Mode ESD Simulation-Design Methodology
- Advanced RF ESD Protection Design
- Single-Chip CMOS RF SoC, sponsored by RF
Integrated Corp.
- An
Investigation into complex ESD-Circuit Interactions at Chip Level,
sponsored by NSF.
- ESD Protection for Nano Technology,
sponsored by NSF.
- Low-parasitic
protection circuits for a 0.35 CMOS technology, sponsored by AKM.
- A
low-Vt compact ESD protection circuit for mixed-signal and RF ICs.
- Bond-pad oriented novel compact protection
for VDSM mixed-signal and RF ICs
- Advanced ESD protection circuits for RF ICs,
sponsored by AKM.
- Vt1 ~ t1 characteristics in ESD protection
design, sponsored by the ESD Association.
|